<u>30<sup>th</sup> April 2015. Vol.74 No.3</u>

 $\ensuremath{\mathbb{C}}$  2005 - 2015 JATIT & LLS. All rights reserved  $\ensuremath{^\circ}$ 

ISSN: 1992-8645

www.jatit.org

# CARRIER BASED PWM TECHNIQUE FOR HARMONIC REDUCTION IN CASCADED MULTILEVEL INVERTERS

# <sup>1</sup>S.LEELA, <sup>2</sup>S.S.DASH

<sup>1</sup> Assistant Professor, Dept.of Electrical & Electronics Engg., Sastra University, Tamilnadu, India
 <sup>2</sup> Professor, Department of Electrical & Electronics Engineering, SRM University, Tamilnadu, India.

E-mail: ss.leela@yahoo.com, munu dash 2K@yahoo.com

# ABSTRACT

Cascaded multilevel inverters have received more attention due to their ability to generate high quality output waveforms with low switching frequency. This paper deals with a novel analysis of a carrier based PWM method for cascaded multilevel inverters. Its effect on the harmonic spectrum is analysed. The voltage source inverters are modelled and the same is used for simulation studies. The effectiveness of the proposed control technique is verified by the simulation results. The test results verify the effectiveness of the proposed strategy in terms of computational efficiency as well as the capability of the inverter to produce very low distorted voltage with low switching losses.

**Keywords:** Carrier Based PWM technique, Cascaded Multilevel Inverter, Matlab Simulink, Total Harmonic Distortion.

# 1. INTRODUCTION

Power electronic converter includes multilevel inverter. It is very popular and synthesizes from several levels of dc input voltages, a desired output voltage. A nearly sinusoidal voltage waveform can be obtained if many dc sources are used. The multilevel inverter compared to the hard switched two level pulse width modulation inverter, has several advantages such as high efficiency, low electromagnetic interference and its capabilities to operate at high voltage with lower dv/dt per switching [1]-[4].

To synthesize the multilevel output ac voltage using different levels of dc inputs, the semiconductor devices must be switched on and off such that the desired fundamental is obtained with minimum harmonic distortion. Selective harmonic elimination (SHE) is a commonly employed switching technique in which at the fundamental frequency the transcendental equations characterizing harmonics are solved to compute the switching angles [2]-[3]. Due to the fact that they are highly nonlinear in nature and may produce simple, multiple or even no solutions for a particular value of modulation index, the SHE equations are difficult to be solved. A big task is how to get all possible solution sets where they exist using simple and

less computationally complex method. Once these solution sets are obtained, the solutions having least THD are chosen. Iterative numerical techniques have been implemented to solve the SHE equations producing only one solution set. Even for this, a proper initial guess and starting value of modulation index for which solutions exist are required [4]-[6]. The theory of resultants of polynomials and the theory of symmetric polynomials has been suggested to solve the polynomial equations obtained from the transcendental equations [7]-[8]. For several H-bridges connected in series, the polynomial order becomes very high. So the computations of the solutions of these polynomials becomes complex. Optimization technique based on Genetic Algorithm was proposed for computing switching angles for 7 level inverter in [9].

E-ISSN: 1817-3195

Cascaded multilevel inverter implemented using a single DC power source and capacitors is given by [10]. A new approach to medium voltage variable frequency static AC motor drives offers improvements in power quality as in [11]. The elimination of lower order harmonics in multilevel inverters using genetic algorithm is given by [12]. The harmonic mitigation in various levels of multilevel inverter with different loads is given by [13]. This paper investigates on improved performance of PWM

<u>30<sup>th</sup> April 2015. Vol.74 No.3</u>

© 2005 - 2015 JATIT & LLS. All rights reserved

ISSN: 1992-8645

www.jatit.org



strategy for controlling the harmonics of output voltage of chosen CMLI employing carrier based PWM methods.

## 2. CASCADED MULTI LEVEL INVERTER

The cascaded multilevel inverter requires least number of components when compared to diode clamped and flying capacitors type of multilevel inverters. It has its own importance in the family of multilevel and multipulse inverters. As compared to a multipulse inverter, it does not require a specially designed transformer. It has modular structure with simple switching strategy and occupies less space [1],[3].

The cascaded multilevel inverter consists of many H-bridge inverter units. Each H-bridge unit has a separate dc source and is connected in series or cascade as shown in Fig.1. Each Hbridge can produce three different voltage levels namely  $+V_{dc}$ , 0 and  $-V_{dc}$  by connecting the dc source to ac output side by different combinations of the four switches namely S<sub>1</sub>, S<sub>2</sub>, S<sub>3</sub> and S<sub>4</sub>. The ac output of each H-bridge is connected in series such that the synthesized output voltage waveform is the sum of all the individual H-bridge outputs. A nearly sinusoidal output voltage waveform can be synthesized by connecting sufficient number of H-bridges in cascade and by employing proper modulation scheme. The number of output phase voltage levels is 2s+1 where s is the number of Hbridges used per phase.



Fig.1. Configuration Of Single Phase Cascaded Multilevel Inverter

The cascaded (modular) topology has an important feature that it is suitable for high voltage power system applications. The core part of the pulse generation to the inverter is the modulation strategy. It should meet the following advantages which includes voltage balancing and reduced harmonic content. The carrier based PWM technique is chosen here because of its easiness in implementation, low harmonic content and reduction in switching losses. Futher more, the multicarrier PWM is classified as level shifted (vertical arrangement of carriers) and phase shifted (horizontal arrangement of carriers).

Fig.2 shows a five level cascaded H-bridge multilevel inverter. An m level cascaded H-bridge multilevel inverter requires 2(m-1) switching devices where m is the number of the output voltage level.



#### *Fig.2. Five Level Cascaded Multilevel Inverter* The switch states and voltage levels of five

level cascaded inverter is shown in Table 1. Table.1. Switch States And Voltage Levels Of Five Level Cascaded Inverter

| <b>S</b> 1 | S2 | <b>S</b> 3 | <b>S</b> 4 | <b>S</b> 5 | <b>S</b> 6 | <b>S</b> 7 | <b>S</b> 8 | OUTPUT<br>VOLTAGES |
|------------|----|------------|------------|------------|------------|------------|------------|--------------------|
| 0          | 0  | 0          | 0          | 0          | 0          | 0          | 0          | 0                  |
| 1          | 0  | 0          | 1          | 0          | 0          | 0          | 0          | V1                 |
| 0          | 0  | 0          | 0          | 1          | 0          | 0          | 1          | V2                 |
| 0          | 1  | 1          | 0          | 0          | 0          | 0          | 0          | -V1                |
| 0          | 0  | 0          | 0          | 0          | 1          | 1          | 0          | -V2                |

<u>30<sup>th</sup> April 2015. Vol.74 No.3</u>

 $\ensuremath{\mathbb{C}}$  2005 - 2015 JATIT & LLS. All rights reserved  $^{\cdot}$ 

| ISSN: 1992-8645  | www.jatit.org |  |
|------------------|---------------|--|
| 135IN. 1992-8045 | www.jatit.org |  |

The five level cascaded multilevel inverter has less number of components. There is no need of extra diodes and capacitors. It allows scalable, modularized circuit layout and packaging.

Fig.3 shows a seven level cascaded Hbridge multilevel inverter. It requires 12 switching devices and three dc sources.



Fig.3. Seven Level Cascaded Multilevel Inverter

The output voltage of cascaded H-bridge seven level inverter is shown in Fig.4.



Fig.4. Output Voltage Of Cascaded H-Bridge Seven Level Inverter

#### 3. MODULATION STRATEGIES FOR MULTILEVEL INVERTER

multilevel power conversion For applications a number of modulation strategies are used. They are classified into three categories namely: (i) multistep, staircase or fundamental frequency switching modulation strategies; (ii) space vector PWM strategies; (iii) carrier based PWM strategies. Carrier based strategies includes single carrier and multicarrier strategies. Different multilevel topologies lend to different multicarrier based PWM schemes. The multicarrier PWM schemes can be categorized into two groups: Carrier disposition methods where the reference waveform is sampled through a number of carrier waveforms displaced by contiguous increments of the waveform amplitude and the phase shift PWM methods where multiple carriers are shifted accordingly. The carrier based PWM methods have more than one carrier which can be saw tooth waves or triangular waves and so on. There are multiple control freedom degree for carrier signals including amplitude, frequency and phase of each carrier and also offsets between the carriers. Multicarrier PWM strategies can also be categorized into unipolar and bipolar types. This paper focuses on the usage of sine and trapezoidal waveforms as modulating reference waves for multilevel carrier based PWM technique for harmonic reduction in cascaded multilevel inverters.

#### 4. CARRIER BASED MODULATION TECHNIQUES

The fundamental frequency switching modulation strategies and the space vector PWM strategies are very complicated. Due to the above limitations, the carrier based PWM strategies are preferred. In Sub Harmonic PWM (SHPWM), all carriers are in phase. In Variable Frequency PWM (VFPWM), all the carriers are in phase, same amplitude but with different frequency. The carrier based modulation schemes for multilevel inverters can be generally classified into two groups. They are phase shifted modulation and level shifted modulation. The phase shifted modulation produces higher THD compared to the level shifted modulation when applied to cascaded H-bridge inverters. An m level multilevel inverter using level shifted multicarrier modulation scheme requires (m-1) triangular carriers, all having the same frequency and amplitude. The (m-1) triangular waves are

E-ISSN: 1817-3195

<u>30<sup>th</sup> April 2015. Vol.74 No.3</u>

© 2005 - 2015 JATIT & LLS. All rights reserved

| ISSN: 1992-8645  | www.iatit.org | E-ISSN: 1817-3195 |
|------------------|---------------|-------------------|
| 19911. 1992 0019 | TH THILDIE    |                   |

vertically disposed such that the bands they occupy are contiguous. For the level shifted multicarrier modulation scheme, there are three alternative pulses with different phase relationships. The three alternative carrier disposition pulse width modulation strategies are:

(1) Alternative phase opposition disposition, where each carrier is phase shifted by 180 degrees from its adjacent carrier.

(2) Phase opposition disposition, where the carriers above the sinusoidal reference zero point are 180 degrees out of phase with those below the zero point.

(3) Phase disposition, where all the carriers are in phase.

In this work, carrier based PWM techniques are employed to Cascaded Multilevel Inverters. The amplitude modulation index is given by  $m_a$ .

 $m_a = 2A_m/(m-3)A_c$ 

where  $A_m$  = Amplitude of reference  $A_c$  = Amplitude of carrier

Also the frequency ratio is given by  $m_{f}$ .  $m_f = f_c/f_m$ 

where  $f_m$  = Frequency of reference

 $f_c =$  Frequency of carrier

The carrier overlapping PWM (COPWM) strategies utilizes the Control Freedom Degree of vertical offset among carriers. It involves three methods namely: COPWM-A, COPWM-B and COPWM-C. For an 'm' level inverter using carrier overlapping technique, (m-1) carrier with the same frequency  $f_c$  and peak to peak amplitude  $A_c$  are disposed such that the bands they occupy overlap each other. The overlapping vertical distance between each carrier is  $A_c/2$ . In this paper both sine and trapezoidal waveforms are used as modulating reference waves.

In the carrier overlapping PWM (COPWM)-A method, the carriers are overlapped with other and the reference wave is placed at the middle of the carriers.

In the carrier overlapping PWM (COPWM)-B method, the carriers are divided equally into two groups according to the positive/negative average levels. In this type, two groups are opposite in phase with each other while keeping in phase within the group.

In the carrier overlapping PWM (COPWM)-C method, the carriers invert their phase in turns from the previous one. It may be identified as PWM with the amplitude overlapped and neighbouring phase interleaved carriers.

## 5. SIMULATION RESULTS

The cascaded five level inverter and seven level inverter is modelled using the blocks of Matlab simulink. Digital simulation is done and the results are presented here. Simulations are performed for different values of modulation indices with sine and trapezoidal references for various modulation strategies. The corresponding value of %THD is measured using the FFT block. The output voltage is also obtained. The performance measures which are the %THD and  $V_{RMS}$  which are obtained are tabulated. The simulation results presented in this work in the form of outputs of the chosen multilevel inverter are compared and evaluated.

Fig.5 shows the carriers for seven level inverter with VFPWM strategy employing sine wave as reference for modulation index 0.8. Fig.6 and Fig.7 shows the corresponding simulated output voltage and FFT spectrum. Table 2 shows the %THD and  $V_{RMS}$  comparison for different modulation indices with sine reference of a seven level inverter. From Fig.7, it is observed that seven level inverter with VFPWM strategy employing sine wave as reference produces significant 16<sup>th</sup>, 18<sup>th</sup> and 20<sup>th</sup> harmonic energy. Fig.8 shows the carriers for five level inverter with VFPWM strategy employing trapezoidal wave as reference for modulation index 0.8. Fig.9 and Fig.10 shows the corresponding simulated output voltage and FFT spectrum. Table 3 shows the %THD and V<sub>RMS</sub> comparison for different modulation indices with trapezoidal reference of a five level inverter. From Fig.10, it is observed that five level inverter with VFPWM strategy employing trapezoidal wave as reference produces significant 3<sup>rd</sup> and 20<sup>th</sup> harmonic energy.

Fig.11 shows the carriers for seven level inverter with PDPWM strategy employing sine wave as reference for modulation index 0.8. Fig.12 and Fig.13 shows the corresponding simulated output voltage and FFT spectrum. Table 4 shows the %THD and  $V_{RMS}$  comparison for different modulation indices with sine reference of a seven level inverter. From Fig.13, it is observed that seven level inverter with PDPWM strategy employing sine wave as reference produces significant 6<sup>th</sup>, 8<sup>th</sup>, 14<sup>th</sup> and 20<sup>th</sup> harmonic energy. Fig.14 shows the carriers for five level inverter with PDPWM strategy employing trapezoidal wave as reference for modulation index 0.8. Fig.15 and Fig.16 shows

<u>30<sup>th</sup> April 2015. Vol.74 No.3</u> © 2005 - 2015 JATIT & LLS. All rights reserved<sup>.</sup>



the corresponding simulated output voltage and FFT spectrum. Table 5 shows the %THD and  $V_{RMS}$  comparison for different modulation indices with trapezoidal reference of a five level inverter. From Fig.16, it is observed that five level inverter with PDPWM strategy employing trapezoidal wave as reference produces significant 3<sup>rd</sup>, 7<sup>th</sup>, 8<sup>th</sup> and 20<sup>th</sup> harmonic energy.

Fig.17 shows the carriers for seven level inverter with COPWM-A strategy employing sine wave as reference for modulation index 0.8. Fig.18 and Fig.19 shows the corresponding simulated output voltage and FFT spectrum. Table 6 shows the %THD and  $V_{\text{RMS}}$  comparison for different modulation indices with sine reference of a seven level inverter. From Fig.19, it is observed that seven level inverter with COPWM-A strategy employing sine wave as reference produces significant 20th harmonic energy. Fig.20 shows the carriers for five level inverter with COPWM-A strategy employing trapezoidal wave as reference for modulation index 0.8. Fig.21 and Fig.22 shows the corresponding simulated output voltage and FFT spectrum. Table 7 shows the %THD and  $V_{RMS}$ comparison for different modulation indices with trapezoidal reference of a five level inverter. From Fig.22, it is observed that five level inverter with COPWM-A strategy employing trapezoidal wave as reference produces significant 3<sup>rd</sup>, 5<sup>th</sup>, 18<sup>th</sup> and 20<sup>th</sup> harmonic energy.



Fig.5. Carrier Arrangement For Vfpwm Strategy With Sine Reference For A Seven Level Inverter



Fig.6. Output Voltage Generated By Vfpwm Strategy With Sine Reference For A Seven Level Inverter



Table 2. %Thd And V<sub>rms</sub> Comparison For Different Modulation Indices With Sine Reference Of A Seven Level Inverter.

| MODULATION<br>INDEX | % THD | Vrms  |
|---------------------|-------|-------|
| 1                   | 18.27 | 212.2 |
| 0.9                 | 22.42 | 190.8 |
| 0.8                 | 24.17 | 169.7 |
| 0.7                 | 25.23 | 148.2 |





#### Journal of Theoretical and Applied Information Technology 30<sup>th</sup> April 2015. Vol.74 No.3

JATIT

© 2005 - 2015 JATIT & LLS. All rights reserved





Fig.14.Carrier Arrangement For Pdpwm Strategy With Trapezoidal Reference For A Five Level Inverter



Fig.15. Output Voltage Generated By Pdpwm Strategy With Trapezoidal Reference For A Five Level Inverter



Fig.16. Fft Plot For Output Voltage Of Pdpwm Strategy With Trapezoidal Reference For A Five Level Inverter

Table 5. %Thd And V<sub>rms</sub> Comparison For Different Modulation Indices With Trapezoidal Reference Of A Five Level Inverter.

| MODULATION<br>INDEX | % THD | Vrms  |
|---------------------|-------|-------|
| 1                   | 19.38 | 168.2 |
| 0.9                 | 18.60 | 151.4 |
| 0.8                 | 19.65 | 134.8 |
| 0.7                 | 20.09 | 118   |



Fig.17. Carrier Arrangement For Copwm-A Strategy With Sine Reference For A Seven Level Inverter



30<sup>th</sup> April 2015. Vol.74 No.3



| ~ ~ ~ ~ ~  |           |          |            |           |
|------------|-----------|----------|------------|-----------|
| © 2005 - 2 | 015 JAIII | & LLS. / | All rights | reserved. |

| ISSN: 1992-8645                                                                                                                              |                |                | w.jatit.org                                                                                                                                          | E-ISSN: 18                                                                                                            |  |
|----------------------------------------------------------------------------------------------------------------------------------------------|----------------|----------------|------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------|--|
| Table 7. %Thd And V <sub>rms</sub> Comparison For<br>Different Modulation Indices<br>With Trapezoidal Reference Of<br>A Five Level Inverter. |                |                | Jose Rodriguez, J. S. Lai and F.Z.F<br>Multilevel Inverters : A Survey<br>Topologies, Controls and Application<br><i>IEEE Transactions on Indust</i> |                                                                                                                       |  |
| MODULATION                                                                                                                                   | % THD          | VRMS           |                                                                                                                                                      | <i>Electronics, V</i> ol.49, No. 4, August 2<br>pp.724-738.<br>F. Z. Peng, J. W. McKeever, D.J.Ada                    |  |
| 1                                                                                                                                            | 24.15          | 171.1          |                                                                                                                                                      | Cascade Multilevel Inverters for U Applications," <i>IECON Proceed</i>                                                |  |
| 0.9                                                                                                                                          | 22.93<br>21.69 | 160.4<br>149.3 |                                                                                                                                                      | (Industrial Electronics Conference), V<br>1997, pp.437-442.                                                           |  |
| 0.7                                                                                                                                          | 20.06          | 138.1          |                                                                                                                                                      | L. M. Tolbert, F. Z. Peng, T.G.Hab<br>"Multilevel converters for large el<br>drives." <i>IEEE Transactions on Ind</i> |  |

# 6. CONCLUSION

In this work, the simulation results of single phase five level inverter and single phase seven level inverter with various modulating strategies employing sine and trapezoidal references are obtained through MATLAB/SIMULINK.. The performance measures such as %THD and V<sub>RMS</sub> has been analysed and tabulated. For five level inverter employing trapezoidal wave as reference, the PDPWM strategy provides lower %THD than the other methods for moderate modulation index whereas for high modulation index the VFPWM strategy provides better performance. For seven level inverter employing sine wave as reference, the VFPWM strategy provides lower %THD than the other methods for moderate modulation index whereas for high modulation index the PDPWM strategy provides better performance. For both five level inverter employing trapezoidal wave as reference and seven level inverter employing sine wave as reference, the COPWM-A strategy provides better DC utilization.

# REFERENCES

- [1] Jih Sheng Lai, Fang Zheng Peng, "Multilevel Converters - A New Breed of Power Converters," IEEE Transactions on Industry Applications, Vol.32, No. 3, May/June 1996, pp. 509-517.
- [2] Fang Zheng Peng, Jih-Sheng Lai, "A Multilevel Voltage-Source Inverter with Separate DC Sources for Static Var Generation," IEEE Transactions on Industry Applications, Vol. 32, No.5, September/October 1996, pp.1130-1138.

- Peng, ey of ions," strial 2002,
- dams. Utility dings Vol.2,
- betler, ectric on Industry Irives, TEEE Transactions Applications, Vol. 35, No.1, Jan/Feb 1999, pp.36-44.
- [6] R.Lund, M.D.Manjrekar, P. Steimer.T.A. Lipo, "Control strategies for a hybrid seven level inverter,"Proceedings of the European Power Electronic Conference, September 1990.
- [7] John N.Chaisson, Leon M.Tolbert, Keith J. Mckenzie, Zhong Du, "Control of a Multilevel Converter Using Resultant Theory," IEEE Transactions on Control Systems Technology, Vol.11, No.3, May 2003, pp.345-353.
- [8] John N.Chaisson, Leon M.Tolbert, Keith J. Mckenzie, Zhong Du, "A new approach to solving the harmonic elimination equations for a multilevel converter," Proc. of IEEE Industry Appl. Soc. Annual Meeting, Oct.2003, pp.640 -645.
- [9] Burak Ozpineci, Leon M.Tolbert, John N. Chiasson, "Harmonic Optimization of Multilevel Converters Using Genetic Algorithms," IEEE Power Electronics Letters, Vol.3, No.3, September 2005, pp.92-95.
- [10] Z. Du, L. M. Tolbert, J. N. Chiasson and B. Ozpineci, "A cascaded multilevel inverter using a single dc power source," Proceedings of IEEE APEC, 2006, pp. 426-430.
- [11] P.Hammond,"A new approach to enhance power quality for medium voltage ac drives," IEEE Transactions on Industry Applications, Vol. 33, Jan/Feb 1997, pp. 202-208.

5

30<sup>th</sup> April 2015. Vol.74 No.3

 $\ensuremath{\textcircled{\sc 0}}$  2005 - 2015 JATIT & LLS. All rights reserved  $^{\cdot}$ 

| ISSN: 1992-8645                 | www.jatit.org    | E-ISSN: 1817-3195 |
|---------------------------------|------------------|-------------------|
| [12] Prashanth L.Gopal, F.T.Jos | h, "Elimination  |                   |
| of Lower Order Harmoni          | cs in Multilevel |                   |
| Inverters Using Genet           | ic Algorithm,"   |                   |
| International Journal of Eng    | gineering and    |                   |

2013, pp.215-220.
[13] P.Tamilvani and K.R.Valluvan, "Harmonic Mitigation in Various Levels of Multilevel Inverter with Different Loads," *International Journal of Innovative Research In Electrical, Electronics, Instrumentation and Control Engg.*, Vol.2, Issue 9, September 2014, pp.1989-1996.

Advanced Technology, Vol.2, Issue 3, Feb